# *52B13/52B13H*16K Electrically Erasable PROM October 1988 #### Features - Input Latches - TTL Byte Erase/Byte Write - 1 ms (52B13H) or 9 ms Byte Erase/Byte Write - Power Up/Down Protection - 10,000 Erase/Write Cycles per Byte Minimum - **■** 5V ± 10% Operation - Fast Read Access Time 200 ns - Infinite Number of Read Cycles - Chip Erase and Byte Erase - DiTrace® - JEDEC Approved Byte Wide Memory Pinout - Military And Extended Temperature Range Available - Direct Replacement for Intel 2816/2816A #### Description SEEQ's 52B13 and 52B13H are 2048 x 8 bit, 5 volt electrically erasable programmable read only memories (EEPROM) with input latches on all address, data and control (chip and output enable) lines. Data is latched and electrically written by either a TTL or a 21V pulse on the Write Enable pin. Once written, which requires under 10 ms, there is no limit to the number of times data may be read. Both byte and chip erase modes are available. The erasure time in either mode is under 10 ms, and each byte may be erased and written a minimum of 10,000 times. They are direct pin-for-pin replacement for SEEQ's 5213, and Intel 2816/2816A. The 52B13 and 52B13H are ideal for applications that require a non-volatile memory with in-system write and erase capability. Dynamic reconfiguration (the alteration #### **Block Diagram** DiTrace is a registered trademark of SEEQ Technology Inc. # Pin Configuration #### Pin Names | A <sub>0</sub> -A <sub>10</sub> | ADDRESSES | |---------------------------------|---------------------------------------------------| | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0-7</sub> | DATA INPUT (WRITE OR ERASE)<br>DATA OUTPUT (READ) | of operating software in real-time) is made possible by this device. Applications for the 52B13 and 52B13H will be found in military avionics systems, programmable character generators, self-calibrating instruments/machines, programmable industrial controllers, and an assortment of other systems. Designing the 52B13 and 52B13H into eight and sixteen bit microprocessor systems is also simplified by utilizing the fast access time with zero wait states. The addition of the latches on all data, address and control inputs reduces the overhead on the system controller by eliminating the need for the controller to maintain these signals. This reduces IC count on the board and improves the system performance. Extended temperature and military grade versions are available. #### **Device Operation** SEEQ's 52B13 and 52B13H have six modes of operation (see Table 1) and except for the chip erase mode they require only TTL inputs to operate these modes. To write into a particular location of the 52B13 or 52B13H, that byte must first be erased. A memory location is erased by presenting the 52B13 or 52B13H with Chip Enable at a TTL low while Output Enable is at TTL high, and TTL highs (logical 1s) are being presented to all the I/O lines. These levels are latched and the data written when write enable is brought to a TTL low level. The erase operation requires under 10 ms. A write operation is the same as an erase except true data is presented to the I/O lines. The 52B13H performs the same as the 52B13 except that the device byte erase/byte write time has been enhanced to 1 ms. The 52B13 is compatible to prior generation EEPROMs which required a high voltage signal for writing and erasing. In the 52B13 there is an internal dual level detection circuit which allows either a TTL low or 21V signal to be applied to WE to execute an erase or write operation. The 52B13 specifies no restriction on the rising edge of WE. For certain applications, the user may wish to erase the entire memory. A chip erase is performed in the same manner as a byte erase except that Output Enable is between 14V and 22V. All 2K bytes are erased in under 10ms. A characteristic of all EEPROMs is that the total number of write and erase cycle is not unlimited. The 52B13 and 52B13H have been designed for applications requiring up to 10,000 write and erase cycles per byte. The write and erase cycling characteristic is completely byte independent. Adjacent bytes are not affected during write/erase cycling. After the device is written, data is read by applying a TTL high to WE, enabling the chip, and enabling the outputs. Data is available $t_{ce}$ time after Chip Enable is applied or t time from the addresses. System power may be reduced by placing the 52B13 or 52B13H into a standby mode. Raising Chip Enable to a TTL high will reduce the power consumption by over 60%. #### DiTrace SEEQ's family of EEPROMs incorporate a DiTrace field. The DiTrace feature is a method for storing production flow information to wafer level in an extra column of EEPROM cells. As each major manufacturing operation is performed the DiTrace field is automatically updated to reflect the results of that step. These features establish manufacturing operation traceability of the packaged device back to the wafer level. Contact SEEQ for additional information on these features. Table 1. Mode Selection $(V_{cc} = 5V \pm 10\%)$ | PIN | CE<br>(18) | OE<br>(20) | WE<br>(21) | I/O<br>(9-11, 13-17) | |---------------------------|-----------------|-----------------|-----------------|-----------------------------------| | Read <sup>[1]</sup> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>out</sub> | | Standby <sup>[1]</sup> | V <sub>IH</sub> | Don't Care | V <sub>IH</sub> | High Z | | Byte Erase <sup>[2]</sup> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub> = V <sub>IH</sub> | | Byte Write <sup>[2]</sup> | V <sub>IL</sub> | V <sub>iH</sub> | V <sub>IL</sub> | D <sub>IN</sub> | | Chip Erase <sup>[2]</sup> | V <sub>IL</sub> | V <sub>oe</sub> | V <sub>IL</sub> | D <sub>IN</sub> = V <sub>IH</sub> | | Write/Erase Inhibit | V <sub>IH</sub> | Don't Care | Don't Care | High Z | #### NOTES: 1. WE may be from V<sub>1H</sub> to 6V in the read and standby mode. 2. WE may be at V, (TTL WE Mode) or from 15 to 21V (High Voltage WE mode) in the byte erase, byte write, or chip erase mode of the 52B13/52B13H. ## Power Up/Down Considerations SEEQ's "52B" E2 family has internal circuitry to minimize false erase or write during system V<sub>cc</sub> power up or down. This circuitry prevents writing or erasing under any one of the following conditions: - V<sub>CC</sub> is less than 3 V.<sup>[1]</sup> A negative Write Enable transition has not occurred when V<sub>cc</sub> is between 3 V and 5 V. Writing will also be prevented if $\overline{CE}$ or $\overline{OE}$ are in a logical state other than that specified for a byte write in the mode selection table. ## Typical EEPROM Write/Erase Routine # Microprocessor Interface Circuit Example for Byte Write/Erase #### NOTE: 1. Characterized. Not tested. ## 52B13/52B13H ## Absolute Maximum Stress Ratings\* | | • | |---------------------------------|------------------------| | Temperature | | | Storage | 65°C to +150°C | | Under Bias | 10°C to +80° C | | D.C. Voltage applied to all Inp | uts or Outputs | | with respect to ground | +6.0 V to -0.5 V | | Undershoot/Overshoot pulse of | | | (measured at 50% point) app. | lied to all inputs or | | outputs with respect to grou | nd (undershoot) -1.0 V | | | (overshoot) + 7.0 V | | WE During Writing/Erasing | | with Respect to Ground ......+22.5V to -0.3V \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### Recommended Operating Conditions | | 52B13-200/-250/-350<br>52B13H-200/-250/-350 | |--------------------------------|---------------------------------------------| | V <sub>cc</sub> Supply Voltage | 5V ± 10% | | Temperature Range (Ambient) | 0°C to 70°C | #### Endurance and Data Retention | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | >10 | Years | MIL-STD 883 Test<br>Method 1008 | ## D.C. Operating Characteristics During Read or Write/Erase (Over the operating V<sub>cc</sub> and temperature range) | Symbol | Parameter | Min. | Nom.[1] | Max. | Unit | Test Conditions | |------------------|-----------------------------------|------|---------|---------------------|------|-----------------------------------------| | I <sub>IN</sub> | Input Leakage Current | | | 10 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> Max. | | l <sub>o</sub> | Output Leakage Current | | | 10 | μΑ | V <sub>out</sub> = V <sub>cc</sub> Max. | | I <sub>we</sub> | Write Enable Leakage<br>Read Mode | | | 10 | μА | WE = V <sub>IH</sub> | | | TTL W/E Mode | | | 10 | μΑ | WE = V <sub>IL</sub> | | | High Voltage W/E Mode | | | 1.5 | mA | WE = 22V, CE = V <sub>IL</sub> | | | High Voltage W/E Inhibit Mode | | | 1.5 | mA | WE = 22V, CE = V <sub>IH</sub> | | | Chip Erase — TTL Mode | | | 10 | μΑ | WE = VIL | | | Chip Erase — High Voltage<br>Mode | | | 1.5 | mA | WE = 22V | | I <sub>cc1</sub> | V <sub>cc</sub> Standby Current | | 15 | 30 | mA | CE = V <sub>IH</sub> | | I <sub>CC2</sub> | V <sub>cc</sub> Active Current | | 50 | 80 | mA | CE = OE = V <sub>IL</sub> | | V <sub>IL</sub> | Input Low Voltage | -0.1 | | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | 2 | | V <sub>cc</sub> + 1 | ٧ | | | V <sub>we</sub> | WE Read Voltage | 2 | | V <sub>cc</sub> + 1 | ٧ | | | | WE Write/Erase Voltage | | | | | | | | TTL Mode | -0.1 | | 0.8 | V | | | | High Voltage Mode | 14 | | 22 | V | | | V <sub>oL</sub> | Output Low Voltage | | | 0.45 | ٧ | I <sub>oL</sub> = 2.1 mA | | V <sub>oH</sub> | Output High Voltage | 2.4 | | | ٧ | l <sub>oH</sub> = -400 μA | | V <sub>oe</sub> | OE Chip Erase Voltage | 14 | | 22 | ٧ | Ι <sub>οε</sub> = 10 μΑ | #### NOTES: 1. Nominal values are for $T_A = 25$ °C and $V_{cc} = 5.0 \text{ V}$ . ## A.C. Operating Characteristics During Read (Over the operating V<sub>cc</sub> and temperature range) | | | Device<br>Number | 52B<br>52B1 | | | | |--------------------------------|---------------------------------|------------------|-------------|------|-------|---------------------------| | Symbol | Parameter | Extension | Min. | Max. | Units | Test Conditions | | t <sub>AA</sub> | Address Access Time | -200 | | 200 | ns | CE = OE =V,, | | | ļ | -250 | | 250 | ns | | | | | -350 | | 350 | ns | | | t <sub>ce</sub> | Chip Enable to Data Valid | -200 | | 200 | ns | OE = V,, | | OL. | | -250 | | 250 | ns | 1 | | | | -350 | | 350 | ns | | | t <sub>oe</sub> [1] | Output Enable to Data Valid | -200 | | 80 | ns | CE = V,, | | OL. | | -250 | | 90 | ns | | | | | -350 | | 100 | ns | | | t <sub>DF</sub> <sup>[2]</sup> | Output Enable to High Impedance | -200 | 0 | 60 | ns | CE = V <sub>II</sub> | | <b>.</b> | | -250 | 0 | 70 | ns | | | | | -350 | 0 | 80 | ns | | | t <sub>oh</sub> | Output Hold | Ail | 0 | | ns | CE = OE = V <sub>IL</sub> | # Capacitance [3] T<sub>A</sub> = 25°C, f = 1 MHz | Symbol | Parameter | Max. | Unit | Conditions | |------------------|-----------------------------|------|------|---------------------------| | C <sub>IN</sub> | Input Capacitance | 10 | pF | V <sub>IN</sub> = 0V | | C <sub>out</sub> | Output Capacitance | 10 | pF | V <sub>OUT</sub> = 0V | | Cv <sub>cc</sub> | V <sub>cc</sub> Capacitance | 500 | pF | OE = CE = V <sub>IH</sub> | | Cvwe | V <sub>we</sub> Capacitance | 10 | pF | OE = CE = V <sub>IH</sub> | #### A.C. Test Conditions Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: ≤ 20ns Input Pulse Levels: 0.45V to 2.4V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V #### NOTES: - 1. $\overrightarrow{OE}$ may be delayed to $t_{AA} t_{OE}$ after the falling edge of $\overrightarrow{CE}$ without impact on $t_{AA}$ . - 2. t<sub>DF</sub> is specified from OE or CE, whichever occurs first. - 3. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. ## A.C. Operating Characteristics During Write/Erase (Over the operating V<sub>cc</sub> and temperature range) | Symbol | Parameter | | Min. | Max. | Units | |---------------------|-----------------------------------------------------|--------|------|------|-------| | t <sub>s</sub> | CE, OE or A <sub>N</sub> Setup to WE | | 50 | | ns | | t <sub>os</sub> | Data Setup to WE | | 15 | | ns | | t <sub>H</sub> [1] | WE to CE OE, A <sub>N</sub> or Data Change | | 50 | | ns | | twe <sup>[1]</sup> | Write Enable, WE, | 52B13 | 9 | | ms | | | Pulse Width | 52B13H | 1 | | ms | | t <sub>w8</sub> [2] | WE to Mode Change WE to next Byte Write/Erase Cycle | | 50 | | ns | | | WE to start of a Read Cycle | | | 2 | μs | ## 52B13/52B13H High Voltage Write Specifications Except for the functional differences noted here, the 52B13 and 52B13H operate to the same specifications, including the TTL W/E mode. | | | 521 | 52B13 | | 52B13H | | |-----------------|----------------------------------------------|------|-------|------|--------|-------| | Symbol | Function/Parameter | Min. | Max. | Min. | Max. | Units | | t <sub>wP</sub> | Write Enable Pulse Width<br>Byte Write/Erase | 9 | 20 | 1 | 10 | ms | | | Chip Erase | 9 | 20 | 9 | 20 | ms | | V <sub>wE</sub> | WE Write/Erase Voltage<br>High Voltage Mode | 14 | 22 | 14 | 22 | v | ## Byte Erase or Byte Write Timing #### NOTES: - 1. After t<sub>w</sub>, hold time, form WE, the inputs, CE, OE, address and Data are latched and are "Don't Cares" until t<sub>wat</sub> write recovery time, after the trailing edge of WE. - The Write Recovery Time, t<sub>wi</sub> is the time after the trailing edge of WE that the latches are open and able to accept the next mode set-up conditions. Reference Table 1 (page 2) for mode control conditions. # Chip Erase Specifications | Symbol | Parameter | Min. | Max. | Units | |------------------|---------------------|------|------|-------| | t <sub>s</sub> | CE, OE Setup to WE | 1 | | μs | | t <sub>oeh</sub> | OE Hold Time | 1 | | μs | | t <sub>wp</sub> | WE Pulse Width | 10 | | ms | | t <sub>ER</sub> | Erase Recovery Time | | 10 | μs | ## Chip Erase Timing #### NOTES: 1. $\rm V_{WE}$ and $\rm V_{OE}$ can be from 15V to 21V in the high voltage mode for chip erase on 52B13. # **Ordering Information**